

## 4-BIT BIDIRECTIONAL UNIVERSAL SHIFT REGISTER

The SN54/74LS194A is a High Speed 4-Bit Bidirectional Universal Shift Register. As a high speed multifunctional sequential building block, it is useful in a wide variety of applications. It may be used in serial-serial, shift left, shift right, serial-parallel, parallel-serial, and parallel-parallel data register transfers. The LS194A is similar in operation to the LS195A Universal Shift Register, with added features of shift left without external connections and hold (do nothing) modes of operation. It utilizes the Schottky diode clamped process to achieve high speeds and is fully compatible with all Motorola TTL families.

- Typical Shift Frequency of 36 MHz
- Asynchronous Master Reset
- Hold (Do Nothing) Mode
- Fully Synchronous Serial or Parallel Data Transfers
- Input Clamp Diodes Limit High Speed Termination Effects



| PIN NAMES                       |                                      | LOADING (Note a) |              |  |  |
|---------------------------------|--------------------------------------|------------------|--------------|--|--|
|                                 |                                      | HIGH             | LOW          |  |  |
| S <sub>0</sub> , S <sub>1</sub> | Mode Control Inputs                  | 0.5 U.L.         | 0.25 U.L.    |  |  |
| P0-P3                           | Parallel Data Inputs                 | 0.5 U.L.         | 0.25 U.L.    |  |  |
| D <sub>SR</sub>                 | Serial (Shift Right) Data Input      | 0.5 U.L.         | 0.25 U.L.    |  |  |
| D <sub>SL</sub>                 | Serial (Shift Left) Data Input       | 0.5 U.L.         | 0.25 U.L.    |  |  |
| CP                              | Clock (Active HIGH Going Edge) Input | 0.5 U.L.         | 0.25 U.L.    |  |  |
| MR                              | Master Reset (Active LOW) Input      | 0.5 U.L.         | 0.25 U.L.    |  |  |
| $Q_0 - Q_3$                     | Parallel Outputs (Note b)            | 10 U.L.          | 5 (2.5) U.L. |  |  |

NOTES:

a. 1 TTL Unit Load (U.L.) = 40  $\mu$ A HIGH/1.6 mA LOW.

b. The Output LOW drive factor is 2.5 U.L. for Military (54) and 5 U.L. for Commercial (74) Temperature Ranges.

FAST AND LS TTL DATA

SN54/74LS194A

#### 4-BIT BIDIRECTIONAL UNIVERSAL SHIFT REGISTER

LOW POWER SCHOTTKY



#### LOGIC DIAGRAM



#### FUNCTIONAL DESCRIPTION

The Logic Diagram and Truth Table indicate the functional characteristics of the LS194A 4-Bit Bidirectional Shift Register. The LS194A is similar in operation to the Motorola LS195A Universal Shift Register when used in serial or parallel data register transfers. Some of the common features of the two devices are described below:

All data and mode control inputs are edge-triggered, responding only to the LOW to HIGH transition of the Clock (CP). The only timing restriction, therefore, is that the mode control and selected data inputs must be stable one set-up time prior to the positive transition of the clock pulse.

The register is fully synchronous, with all operations taking place in less than 15 ns (typical) making the device especially useful for implementing very high speed CPUs, or the memory buffer registers.

The four parallel data inputs (P<sub>0</sub>, P<sub>1</sub>, P<sub>2</sub>, P<sub>3</sub>) are D-type inputs. When both S<sub>0</sub> and S<sub>1</sub> are HIGH, the data appearing on P<sub>0</sub>, P<sub>1</sub>, P<sub>2</sub>, and P<sub>3</sub> inputs is transferred to the Q<sub>0</sub>, Q<sub>1</sub>, Q<sub>2</sub>, and

Q<sub>3</sub> outputs respectively following the next LOW to HIGH transition of the clock.

The asynchronous Master Reset (MR), when LOW, overrides all other input conditions and forces the Q outputs LOW.

Special logic features of the LS194A design which increase the range of application are described below:

Two mode control inputs (S<sub>0</sub>, S<sub>1</sub>) determine the synchronous operation of the device. As shown in the Mode Selection Table, data can be entered and shifted from left to right (shift right,  $Q_0 \rightarrow Q_1$ , etc.) or right to left (shift left,  $Q_3 \rightarrow Q_2$ , etc.), or parallel data can be entered loading all four bits of the register simultaneously. When both S<sub>0</sub> and S<sub>1</sub>,are LOW, the existing data is retained in a "do nothing" mode without restricting the HIGH to LOW clock transition.

D-type serial data inputs (DSR, DSL) are provided on both the first and last stages to allow multistage shift right or shift left data transfers without interfering with parallel load operation.

|                |        |                | IN             | PUTS   | OUTPUTS |        |                |                |                |                |
|----------------|--------|----------------|----------------|--------|---------|--------|----------------|----------------|----------------|----------------|
| OPERATING MODE | MR     | S <sub>1</sub> | S <sub>0</sub> | DSR    | DSL     | Pn     | Q <sub>0</sub> | Q <sub>1</sub> | Q <sub>2</sub> | Q3             |
| Reset          | L      | Х              | Х              | Х      | Х       | Х      | L              | L              | L              | L              |
| Hold           | Н      | Ι              | -              | Х      | Х       | Х      | 90             | 9 <sub>1</sub> | 9 <sub>2</sub> | q3             |
| Shift Left     | ΗI     | h<br>h         |                | X<br>X | l<br>h  | X<br>X | 91<br>91       | 92<br>92       | 93<br>93       | L<br>H         |
| Shift Right    | H<br>H |                | h<br>h         | l<br>h | X<br>X  | X<br>X | L<br>H         | 90<br>90       | 91<br>91       | 92<br>92       |
| Parallel Load  | Н      | h              | h              | Х      | Х       | Pn     | P <sub>0</sub> | P <sub>1</sub> | P <sub>2</sub> | P <sub>3</sub> |

MODE SELECT — TRUTH TABLE

L = LOW Voltage Level

H = HIGH Voltage Level

X = Don't Care

I = LOW voltage level one set-up time prior to the LOW to HIGH clock transition

h = HIGH voltage level one set-up time prior to the LOW to HIGH clock transition

p<sub>n</sub> (q<sub>n</sub>) = Lower case letters indicate the state of the referenced input (or output) one set-up time prior to the LOW to HIGH clock transition.

## SN54/74LS194A

#### **GUARANTEED OPERATING RANGES**

| Symbol         | Parameter                           |          | Min         | Тур        | Max         | Unit |
|----------------|-------------------------------------|----------|-------------|------------|-------------|------|
| VCC            | Supply Voltage                      | 54<br>74 | 4.5<br>4.75 | 5.0<br>5.0 | 5.5<br>5.25 | V    |
| т <sub>А</sub> | Operating Ambient Temperature Range | 54<br>74 | -55<br>0    | 25<br>25   | 125<br>70   | °C   |
| IOH            | Output Current — High               | 54, 74   |             |            | -0.4        | mA   |
| IOL            | Output Current — Low                | 54<br>74 |             |            | 4.0<br>8.0  | mA   |

#### DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified)

|                 |                                |        | Limits |       |      |     |                                                                                     |                        |
|-----------------|--------------------------------|--------|--------|-------|------|-----|-------------------------------------------------------------------------------------|------------------------|
| Symbol          | Parameter                      | Min    | Тур    | Max   | Unit | Tes | t Conditions                                                                        |                        |
| VIH             | Input HIGH Voltage             |        | 2.0    |       |      | V   | Guaranteed Input<br>All Inputs                                                      | HIGH Voltage for       |
|                 |                                | 54     |        |       | 0.7  | V   | Guaranteed Input                                                                    | LOW Voltage for        |
| ۷IL             | input LOW Voltage              | 74     |        |       | 0.8  | v   | All Inputs                                                                          |                        |
| VIK             | Input Clamp Diode Voltage      |        |        | -0.65 | -1.5 | V   | $V_{CC} = MIN, I_{IN} = -18 \text{ mA}$                                             |                        |
| VOH             | Output HIGH Voltage            | 54     | 2.5    | 3.5   |      | V   | $V_{CC} = MIN, I_{OH} = MAX, V_{IN} = V_{IH}$<br>or V <sub>IL</sub> per Truth Table |                        |
|                 |                                | 74     | 2.7    | 3.5   |      | V   |                                                                                     |                        |
|                 |                                | 54, 74 |        | 0.25  | 0.4  | V   | I <sub>OL</sub> = 4.0 mA                                                            | $V_{CC} = V_{CC} MIN,$ |
| VOL             | Oulput LOW Voltage             | 74     |        | 0.35  | 0.5  | V   | I <sub>OL</sub> = 8.0 mA                                                            | per Truth Table        |
| lu .            | Input HIGH Current             |        |        |       | 20   | μΑ  | $V_{CC} = MAX, V_{IN}$                                                              | = 2.7 V                |
| чн              |                                |        |        |       | 0.1  | mA  | $V_{CC} = MAX, V_{IN} = 7.0 V$                                                      |                        |
| ۱ <sub>IL</sub> | Input LOW Current              |        |        |       | -0.4 | mA  | $V_{CC} = MAX, V_{IN}$                                                              | = 0.4 V                |
| IOS             | Short Circuit Current (Note 1) |        | -20    |       | -100 | mA  | V <sub>CC</sub> = MAX                                                               |                        |
| ICC             | Power Supply Current           |        |        |       | 23   | mA  | $V_{CC} = MAX$                                                                      |                        |

Note 1: Not more than one output should be shorted at a time, nor for more than 1 second.

#### **AC CHARACTERISTICS** ( $T_A = 25^{\circ}C$ )

|                                      |                                            | Limits |          |          |      |                                                   |
|--------------------------------------|--------------------------------------------|--------|----------|----------|------|---------------------------------------------------|
| Symbol                               | Parameter                                  | Min    | Тур      | Max      | Unit | Test Conditions                                   |
| fMAX                                 | Maximum Clock Frequency                    | 25     | 36       |          | MHz  |                                                   |
| <sup>t</sup> PLH<br><sup>t</sup> PHL | Propagation Delay,<br>Clock to Output      |        | 14<br>17 | 22<br>26 | ns   | V <sub>CC</sub> = 5.0 V<br>C <sub>L</sub> = 15 pF |
| <sup>t</sup> PHL                     | <u>Pro</u> pagation Delay,<br>MR to Output |        | 19       | 30       | ns   | _ ·                                               |

## SN54/74LS194A

#### AC SETUP REQUIREMENTS (T<sub>A</sub> = 25°C)

|                  |                         | Limits |     |     |      |                         |
|------------------|-------------------------|--------|-----|-----|------|-------------------------|
| Symbol           | Parameter               | Min    | Тур | Max | Unit | Test Conditions         |
| tW               | Clock or MR Pulse Width | 20     |     |     | ns   |                         |
| t <sub>S</sub>   | Mode Control Setup Time | 30     |     |     | ns   |                         |
| t <sub>S</sub>   | Data Setup Time         | 20     |     |     | ns   | V <sub>CC</sub> = 5.0 V |
| <sup>t</sup> h   | Hold time, Any Input    | 0      |     |     | ns   |                         |
| t <sub>rec</sub> | Recovery Time           | 25     |     |     | ns   |                         |

#### **DEFINITIONS OF TERMS**

SETUP TIME( $t_s$ ) —is defined as the minimum time required for the correct logic level to be present at the logic input prior to the clock transition from LOW to HIGH in order to be recognized and transferred to the outputs.

HOLD TIME (t<sub>h</sub>) — is defined as the minimum time following the clock transition from LOW to HIGH that the logic level must be maintained at the input in order to ensure continued

recognition. A negative HOLD TIME indicates that the correct logic level may be released prior to the clock transition from LOW to HIGH and still be recognized.

RECOVERY TIME ( $t_{rec}$ ) — is defined as the minimum time required between the end of the reset pulse and the clock transition from LOW to HIGH in order to recognize and transfer HIGH Data to the Q outputs.

#### AC WAVEFORMS

The shaded areas indicate when the input is permitted to change for predictable output performance.















# Figure 3. Setup (t<sub>S</sub>) and Hold (t<sub>h</sub>) Time for Serial Data (D<sub>SR</sub>, D<sub>SL</sub>) and Parallel Data (P<sub>0</sub>, P<sub>1</sub>, P<sub>2</sub>, P<sub>3</sub>)



OTHER CONDITIONS: MR = H

Figure 4. Setup ( $t_S$ ) and Hold ( $t_h$ ) Time for S Input